欢迎来到天天文库
浏览记录
ID:32657789
大小:73.25 KB
页数:6页
时间:2019-02-14
《eda实验用文本输入法设计门电路》由会员上传分享,免费在线阅读,更多相关内容在工程资料-天天文库。
1、实验2•用文本输入法设计门电路实验目的:1.进一步熟悉MAX+plus2软件,学习用文本输入法设计门电路;2.进一步熟悉CPLD数字电路设计流程;3.学习初步的VHDL程序设计方法。实验器材:PC,可编程逻辑实验电路板,下载线,USB电源线,双踪示波器,数字万用表,导线若干。实验内容:1.在MAX+plus2环境下,用VHDL语言按照输入,编译,仿真,分配管脚,编译,下载的步骤实现如图所示的基本门电路。(1)F=ab&endy6.vhd-TextEditor丄luuu:uls:Luwu■与PoL1o91u2.3L€4.a2L;ccDlPyetndy6zLspoxP2、"sul丄u>9:Lu;:E二oviP=-fcd1ocfi.u〉;ecd;aarulilPwuUuxcnAnaofisd•:n£Y=amdJo;ucd;、endy6.scf・WaveformEditorEETime:386.0ns1860nsRef:3、200.0nsInterval:(2)F=a+b;dendy7.vhd-TextEditormoxaxyluuu:xanu丄uuu.nPoL3,oloza.ro.=±>d3-o4、£urrdy7i=low夕In.£Y=qoxlo7ucd;endy7.scf-WaveformEditorStart:0.0nsEEEnd:5、l.0usInten/al:1.0usName:「Value:.100.0ns200.0ns300.0ns400.0ns500.0nsiiiiiL1^-bn^-afJL000(1)F=(ab非)&endy8.vhd・TextEditor1d-laarstoryd-uue:xameaL1o9丄u11€4-a丄ucPl七yindy81=poxP(a/>lz>za.nnDd丄o91u:£二oxjlPnPd丄095-c=);uzid;axubii6、-DuuPgxurxarraof*«ra,7uzid;endy8.scf-WaveformEditorRef:7、400.0ns1*1*1Time:674.0nsInterval:274.0nsName:u^—bafValue〕000100.0ns200.0ns1i300.0ns400.0ns500.0nsiii(2)F=(a+b)的非6endy9.vhd-TextEditor丄uuu.nDd丄09]u11€4.aH:wc七uincly9—npoxP8、uxid;axulrxlPuuPvixucadofis1ou9:Lxi£-C=azioxJo;uxid;:,0endy9.scf-WaveformEditorRef:9、300.0ns10、>11、*12、Time:811.0nsInterval:511.0ns(5)F=a同或b;13、;ucd7,aendylO.scf-WaveformEditorRef:14、6006sIFF]Time:656.OnsInterval:56.0nsName:l»—bu^~aValue:□100100.0ns200.0ns300.0ns400.0ns500.On11111(6)F=a异或b;比endyl2.vhd•TextEditorgnu:Lcuw.nPoL109]u1til;uxitltywcdydW□-spoxt15、=aocox1=>;uzid;込endyl2.scf-WaveformEditorStart:0.0ns16、*17、*]End:1.0usInten/al:1.0usName:u^--a-E^fValue:g000100.0ns200.0ns300.0ns400.0ns112•在MAX+plus2坏境下,(1)F=a的非bc+d;用VHDL语言描述下列逻辑电路,并编译,仿真,下载;金endyl5.vhd-TextEditor=vluuu;vimuluuu-ntd3,09d-u1ill;u
2、"sul丄u>9:Lu;:E二oviP=-fcd1ocfi.u〉;ecd;aarulilPwuUuxcnAnaofisd•:n£Y=amdJo;ucd;、endy6.scf・WaveformEditorEETime:386.0ns1860nsRef:
3、200.0nsInterval:(2)F=a+b;dendy7.vhd-TextEditormoxaxyluuu:xanu丄uuu.nPoL3,oloza.ro.=±>d3-o4、£urrdy7i=low夕In.£Y=qoxlo7ucd;endy7.scf-WaveformEditorStart:0.0nsEEEnd:5、l.0usInten/al:1.0usName:「Value:.100.0ns200.0ns300.0ns400.0ns500.0nsiiiiiL1^-bn^-afJL000(1)F=(ab非)&endy8.vhd・TextEditor1d-laarstoryd-uue:xameaL1o9丄u11€4-a丄ucPl七yindy81=poxP(a/>lz>za.nnDd丄o91u:£二oxjlPnPd丄095-c=);uzid;axubii6、-DuuPgxurxarraof*«ra,7uzid;endy8.scf-WaveformEditorRef:7、400.0ns1*1*1Time:674.0nsInterval:274.0nsName:u^—bafValue〕000100.0ns200.0ns1i300.0ns400.0ns500.0nsiii(2)F=(a+b)的非6endy9.vhd-TextEditor丄uuu.nDd丄09]u11€4.aH:wc七uincly9—npoxP8、uxid;axulrxlPuuPvixucadofis1ou9:Lxi£-C=azioxJo;uxid;:,0endy9.scf-WaveformEditorRef:9、300.0ns10、>11、*12、Time:811.0nsInterval:511.0ns(5)F=a同或b;13、;ucd7,aendylO.scf-WaveformEditorRef:14、6006sIFF]Time:656.OnsInterval:56.0nsName:l»—bu^~aValue:□100100.0ns200.0ns300.0ns400.0ns500.On11111(6)F=a异或b;比endyl2.vhd•TextEditorgnu:Lcuw.nPoL109]u1til;uxitltywcdydW□-spoxt15、=aocox1=>;uzid;込endyl2.scf-WaveformEditorStart:0.0ns16、*17、*]End:1.0usInten/al:1.0usName:u^--a-E^fValue:g000100.0ns200.0ns300.0ns400.0ns112•在MAX+plus2坏境下,(1)F=a的非bc+d;用VHDL语言描述下列逻辑电路,并编译,仿真,下载;金endyl5.vhd-TextEditor=vluuu;vimuluuu-ntd3,09d-u1ill;u
4、£urrdy7i=low夕In.£Y=qoxlo7ucd;endy7.scf-WaveformEditorStart:0.0nsEEEnd:
5、l.0usInten/al:1.0usName:「Value:.100.0ns200.0ns300.0ns400.0ns500.0nsiiiiiL1^-bn^-afJL000(1)F=(ab非)&endy8.vhd・TextEditor1d-laarstoryd-uue:xameaL1o9丄u11€4-a丄ucPl七yindy81=poxP(a/>lz>za.nnDd丄o91u:£二oxjlPnPd丄095-c=);uzid;axubii
6、-DuuPgxurxarraof*«ra,7uzid;endy8.scf-WaveformEditorRef:
7、400.0ns1*1*1Time:674.0nsInterval:274.0nsName:u^—bafValue〕000100.0ns200.0ns1i300.0ns400.0ns500.0nsiii(2)F=(a+b)的非6endy9.vhd-TextEditor丄uuu.nDd丄09]u11€4.aH:wc七uincly9—npoxP8、uxid;axulrxlPuuPvixucadofis1ou9:Lxi£-C=azioxJo;uxid;:,0endy9.scf-WaveformEditorRef:9、300.0ns10、>11、*12、Time:811.0nsInterval:511.0ns(5)F=a同或b;13、;ucd7,aendylO.scf-WaveformEditorRef:14、6006sIFF]Time:656.OnsInterval:56.0nsName:l»—bu^~aValue:□100100.0ns200.0ns300.0ns400.0ns500.On11111(6)F=a异或b;比endyl2.vhd•TextEditorgnu:Lcuw.nPoL109]u1til;uxitltywcdydW□-spoxt15、=aocox1=>;uzid;込endyl2.scf-WaveformEditorStart:0.0ns16、*17、*]End:1.0usInten/al:1.0usName:u^--a-E^fValue:g000100.0ns200.0ns300.0ns400.0ns112•在MAX+plus2坏境下,(1)F=a的非bc+d;用VHDL语言描述下列逻辑电路,并编译,仿真,下载;金endyl5.vhd-TextEditor=vluuu;vimuluuu-ntd3,09d-u1ill;u
8、uxid;axulrxlPuuPvixucadofis1ou9:Lxi£-C=azioxJo;uxid;:,0endy9.scf-WaveformEditorRef:
9、300.0ns
10、>
11、*
12、Time:811.0nsInterval:511.0ns(5)F=a同或b;13、;ucd7,aendylO.scf-WaveformEditorRef:14、6006sIFF]Time:656.OnsInterval:56.0nsName:l»—bu^~aValue:□100100.0ns200.0ns300.0ns400.0ns500.On11111(6)F=a异或b;比endyl2.vhd•TextEditorgnu:Lcuw.nPoL109]u1til;uxitltywcdydW□-spoxt15、=aocox1=>;uzid;込endyl2.scf-WaveformEditorStart:0.0ns16、*17、*]End:1.0usInten/al:1.0usName:u^--a-E^fValue:g000100.0ns200.0ns300.0ns400.0ns112•在MAX+plus2坏境下,(1)F=a的非bc+d;用VHDL语言描述下列逻辑电路,并编译,仿真,下载;金endyl5.vhd-TextEditor=vluuu;vimuluuu-ntd3,09d-u1ill;u
13、;ucd7,aendylO.scf-WaveformEditorRef:
14、6006sIFF]Time:656.OnsInterval:56.0nsName:l»—bu^~aValue:□100100.0ns200.0ns300.0ns400.0ns500.On11111(6)F=a异或b;比endyl2.vhd•TextEditorgnu:Lcuw.nPoL109]u1til;uxitltywcdydW□-spoxt15、=aocox1=>;uzid;込endyl2.scf-WaveformEditorStart:0.0ns16、*17、*]End:1.0usInten/al:1.0usName:u^--a-E^fValue:g000100.0ns200.0ns300.0ns400.0ns112•在MAX+plus2坏境下,(1)F=a的非bc+d;用VHDL语言描述下列逻辑电路,并编译,仿真,下载;金endyl5.vhd-TextEditor=vluuu;vimuluuu-ntd3,09d-u1ill;u
15、=aocox1=>;uzid;込endyl2.scf-WaveformEditorStart:0.0ns
16、*
17、*]End:1.0usInten/al:1.0usName:u^--a-E^fValue:g000100.0ns200.0ns300.0ns400.0ns112•在MAX+plus2坏境下,(1)F=a的非bc+d;用VHDL语言描述下列逻辑电路,并编译,仿真,下载;金endyl5.vhd-TextEditor=vluuu;vimuluuu-ntd3,09d-u1ill;u
此文档下载收益归作者所有